论坛风格切换
正版合作和侵权请联系 sd173@foxmail.com
 
  • 帖子
  • 日志
  • 用户
  • 版块
  • 群组
帖子
购买邀请后未收到邀请联系sdbeta@qq.com
  • 9242阅读
  • 24回复

[行业软件]Mentor Graphics HDL Designer Series (HDS) 2021.1.1 [复制链接]

上一主题 下一主题
离线pony8000
 

发帖
53395
今日发帖
最后登录
2024-11-06
只看楼主 倒序阅读 使用道具 楼主  发表于: 2021-12-23 07:42:00

Mentor Graphics HDL Designer Series (HDS) 2021.1 | 743.9 mb

The software developer Mentor Graphics, is pleased to announce the availability of HDL Designer Series (HDS) 2021.1 is a powerful HDL-based environment used by individual engineers and engineering teams worldwide to analyze, create and manage complex FPGA and ASIC designs.

What’s New in HDL Designer Series 2021.1 - Date: January 2021
The v2021.1 release includes the following new features and enhancements.
HDL Designer
- Subversion Rollback support
- Xilinx Vivado 2020.2 support
- Intel Quartus Prime 20.1 Standard Edition support
SystemVerilog -VHDL Assistant
- General performance and stability improvement
- Xilinx Vivado 2020.2 support
Register Assistant
- Multiple address block support in IP-XACT register definitions
External Tool Support
The HDL Designer Series tool interfaces have been tested with certain external tool versions. Some tools may not be available on all platforms.

Downstream Tools

Tools Discontinued
The following version management interfaces are no longer supported:
- ClioSoft SOS
- GNU Revision Control System (RCS)
- Microsoft or Mainsoft Visual SourceSafe (VSS)
Java Runtime Environment
SystemVerilog-VHDL Assistant and Register Assistant run on OpenJDK JRE 8u252.
Software Version 2021.1
Refer to the list of issues and enhancements that have been addressed in the v2021.1 release


Corrected Problems


HDL Designer
- HDS-14789 — Request to provide a script that checks missing fonts and libraries on Linux.
- HDS-21315 — Request to support soft paths in the Questa replay script.
- HDS-21374 — Request to fix an issue in which the Questa compilation creates an extra folder in the Downstream directory. This issue occurs when setting the MODELSIM environment variable.
- HDS-21487 — Request to support the Subversion Rollback operation.
- HDS-21493 — Request to decouple the HDS flows from the Questa library directory.
- HDS-21506 — Request to fix an issue in which the option “Generate ‘End’ statement for frames” causes incorrect VHDL generation.
- HDS-21519 — Request to enhance a Questa warning indicating that the global +acc is enabled automatically, thus slowing the simulation process.
- HDS-21520 — Request to enhance the Xilinx Vivado flow to recognize IPs that use the uppercase and mixed-case letters.
- HDS-21531 — Request to enable the Xilinx Vivado flow to accept environment variables for the Compiled Vendor Library directory.
- HDS-21536 — Request to provide an API command for the FPGA Library Compile task.
- HDS-21538 — Request to enhance the approach used by the Subversion Update and Rollback operations to handle conflicts in graphical design units.
- HDS-21540 — Request to fix an incorrect reference in the Graphical Editors User Manual.
- HDS-21542 — Request to fix an issue in which the Xilinx Vivado tasks delete all side data, including user-added data.
- HDS-21551 — Request to support importing selected Xilinx Vivado cores.
- HDS-21552 — Request to fix an issue in which a missing simulator path causes downstream problems.
- HDS-21553 — Request to display the Questa compiler error “vcom-153” in red text color in the HDS Log window.
- HDS-21564 — Request to support importing IPs using the “copy mode” when using Xilinx Vivado 2020.2.
- HDS-21569 — Request to support Quartus Prime Standard Edition 20.1.
- HDS-21573 — Request to update the FPGA devices required to support Quartus Prime Standard Edition 20.1.
DesignChecker
- DC-2284 — Request to fix a segmentation violation raised during the DesignChecker analysis of a specific design.
- DC-2292 — Request to update the supported languages of base rules in the Base Rules
Reference Guide
- DC-2299 — Request to fix an incorrect syntax error raised on running DesignChecker analysis in batch mode while setting the -top option.
- DC-2300 — Request to fix incorrect unbound component messages for generated VHDL code.
SystemVerilog-VHDL Assistant
- SVVA-4377 — Request to support filtering library names in the Import From Questa dialog box.
- SVVA-4430 — Request to fix the ability to cancel a running Questa build operation.
- SVVA-4474 — Request to apply operations to the correct project when two projects are open in SystemVerilog-VHDL Assistant.
- SVVA-4476 — Request to fix the importDesignFromQuestaIniFile API command to be consistent with the GUI operation.
- SVVA-4477 — Request to fix a crash that occurs on exiting SystemVerilog-VHDL Assistant while running a visualization operation.
- SVVA-4486 — Request to maintain the consistency between the Verilog/SystemVerilog macro definitions and the project build defines.
- SVVA-4489 — Request to fix a crash that occurs on running some API commands in the console.
- SVVA-4494 — Request to fix the ability to set the default top for VHDL designs when using the API command.
- SVVA-4508 — Request to enhance the performance of the browser filtering capability with large Verilog designs.
Register Assistant
- RA-449 — Request to set the word addressing feature when addressUnitBits is definedin the IP-XACT input.
- RA-500 — Request to fix a C Header generation failure that occurs with an IP-XACT 2009 file.
- RA-505 — Request to support multiple address blocks in IP-XACT register definitions

HDL Designer is a powerful HDL-based environment which delivers new approaches to design today’s most complex FPGAs and ASICs. HDL Designer is used worldwide by individual engineers and engineering teams to create, analyze and manage the design of these amazing devices.

HDL Designer accelerates the productivity and predictability of the project by automating many flows and tasks. Automated rule checking, register generation and documentation and the powerful text, tabular and graphical creation editors save incredible amounts of engineering time and can minimize manually introduced errors. Tool integration and version management of the entire project help keep the team, tools and design process structured, but is still flexible enough through an API to augment existing design flows. Through this automation and project management, the overall quality of the project and resulting chip is improved and project risk greatly reduced.

By using HDL Designer, savings and cost avoidance can be recognized immediately through this automation and will continue with future projects through better design reuse, consistency of coding and improved documentation. For safety- and mission-critical projects, HDL Designer’s design checking, version management, register generation and documentation support adherence to regulatory compliance mandates such as DO-254 and ISO 26262.

Mentor graphics : Block Diagram design in HDL Designer







Mentor Graphics Corporation, a Siemens business, is a world leader in electronic hardware and software design solutions, providing products, consulting services, and award-winning support for the world’s most successful electronic, semiconductor, and systems companies. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777.

Product: Mentor Graphics HDL Designer Series (HDS)
Version: 2021.1 build 1
Supported Architectures: x64
Website Home Page : www.mentor.com
Languages Supported: english
System Requirements: PC *
Size: 743.9 mb


* System Requirements:



此帖售价 89 电魂,已有 7 人购买 [记录] [购买]
购买后,将显示帖子中所有出售内容。
若发现会员采用欺骗的方法获取财富,请立刻举报,我们会对会员处以2-N倍的罚金,严重者封掉ID!
此段为出售的内容,购买后显示



软件下载咨询 sdbeta@qq.com
 
精品软件:百度搜闪电软件园  最新软件百度搜:闪电下载吧
有问题联系 sdbeta@qq.com
离线seedesam

发帖
314
今日发帖
最后登录
2024-11-05
只看该作者 沙发  发表于: 2021-12-23 08:27:38
感谢分享感谢分享感谢分享感谢分享
离线ganjun2001

发帖
3510
今日发帖
最后登录
2024-11-06
只看该作者 板凳  发表于: 2021-12-23 11:56:41
      
离线kairimai

发帖
1322
今日发帖
最后登录
2024-10-16
只看该作者 地板  发表于: 2021-12-23 13:02:13
离线pancyu

发帖
1019
今日发帖
最后登录
2024-11-05
只看该作者 地下室  发表于: 2021-12-23 15:34:00
收藏备用,谢谢分享
离线323110011

发帖
42
今日发帖
最后登录
2024-11-04
只看该作者 5 发表于: 2021-12-23 18:02:24
感谢分享努力中
软件下载咨询 sdbeta@qq.com
 
离线crskynet

发帖
1298
今日发帖
最后登录
2023-10-07
只看该作者 6 发表于: 2021-12-23 18:33:38
Mentor Graphics HDL Designer Series (HDS) 2021.1
离线guanyongfeng

发帖
906
今日发帖
最后登录
2024-11-05
只看该作者 7 发表于: 2021-12-23 23:17:43
支持楼主分享~!~!
在线mypwjclu

发帖
3806
今日发帖
最后登录
2024-11-06
只看该作者 8 发表于: 2021-12-24 12:51:57
谢谢楼主分享。
离线jiemingyk21

发帖
2
今日发帖
最后登录
2022-01-05
只看该作者 9 发表于: 2022-01-05 09:24:52